Notice

This item has not yet been validated by imec staff.

Notice

This is not the latest version of this item. The latest version can be found at: https://imec-prod.atmire.com/handle/20.500.12860/37879.3

Show simple item record

dc.contributor.authorZhu, Lingjun
dc.contributor.authorBamberg, Lennart
dc.contributor.authorPentapati, Sai Surya Kiran
dc.contributor.authorChang, Kyungwook
dc.contributor.authorCatthoor, Francky
dc.contributor.authorMilojevic, Dragomir
dc.contributor.authorCline, Brian
dc.contributor.authorSinha, Saurabh
dc.contributor.authorXu, Xiaoqing
dc.contributor.authorGarcia-Ortiz, Alberto
dc.contributor.authorLim, Sung Kyu
dc.date.accessioned2022-03-24T07:47:32Z
dc.date.available2021-11-02T16:01:13Z
dc.date.available2022-03-24T07:47:32Z
dc.date.issued2021
dc.identifier.issn1063-8210
dc.identifier.otherWOS:000658341800011
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/37879.2
dc.sourceWOS
dc.titleHigh-Performance Logic-on-Memory Monolithic 3-D IC Designs for Arm Cortex-A Processors
dc.typeJournal article
dc.contributor.imecauthorCatthoor, Francky
dc.contributor.imecauthorMilojevic, Dragomir
dc.contributor.orcidextZhu, Lingjun::0000-0003-1520-0796
dc.contributor.orcidextBamberg, Lennart::0000-0003-4673-8310
dc.contributor.orcidimecKomalan, Manu::0000-0002-0029-6548
dc.contributor.orcidimecCatthoor, Francky::0000-0002-3599-8515
dc.identifier.doi10.1109/TVLSI.2021.3073070
dc.source.numberofpages12
dc.source.peerreviewyes
dc.source.beginpage1152
dc.source.endpage1163
dc.source.journalIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS
dc.source.issue6
dc.source.volume29
imec.availabilityUnder review


Files in this item

Thumbnail

This item appears in the following collection(s)

Show simple item record

VersionItemDateSummary

*Selected version