Notice
This item has not yet been validated by imec staff.
Notice
This is not the latest version of this item. The latest version can be found at: https://imec-prod.atmire.com/handle/20.500.12860/41927.2
Buried Interconnects for Sub-5 nm SRAM Design
| dc.contributor.author | Mathur, R. | |
| dc.contributor.author | Bhargava, M. | |
| dc.contributor.author | Cline, B. | |
| dc.contributor.author | Salahuddin, S. | |
| dc.contributor.author | Gupta, A. | |
| dc.contributor.author | Schuddinck, P. | |
| dc.contributor.author | Ryckaert, J. | |
| dc.contributor.author | Kulkarni, J. P. | |
| dc.date.accessioned | 2023-06-20T10:36:07Z | |
| dc.date.available | 2023-06-20T10:36:07Z | |
| dc.date.issued | 2022-MAR | |
| dc.identifier.issn | 0018-9383 | |
| dc.identifier.other | WOS:000751496100001 | |
| dc.identifier.uri | https://imec-publications.be/handle/20.500.12860/41927 | |
| dc.source | WOS | |
| dc.title | Buried Interconnects for Sub-5 nm SRAM Design | |
| dc.type | Journal article | |
| dc.contributor.imecauthor | Salahuddin, S. | |
| dc.contributor.imecauthor | Gupta, A. | |
| dc.contributor.imecauthor | Schuddinck, P. | |
| dc.contributor.imecauthor | Ryckaert, J. | |
| dc.contributor.orcidext | Mathur, R.::0000-0002-8064-5612 | |
| dc.contributor.orcidimec | Salahuddin, S.::0000-0002-6483-8430 | |
| dc.identifier.doi | 10.1109/TED.2022.3143078 | |
| dc.source.numberofpages | 7 | |
| dc.source.peerreview | yes | |
| dc.source.beginpage | 1041 | |
| dc.source.endpage | 1047 | |
| dc.source.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | |
| dc.source.issue | 3 | |
| dc.source.volume | 69 | |
| imec.availability | Under review |
Files in this item
| Files | Size | Format | View |
|---|---|---|---|
|
There are no files associated with this item. |
|||